# CO224 Lab5 - Building a Simple Processor Part 5 - Extended ISA

## **Additional Instructions supported**

- bne
- ror
- srl
- sll
- sra

# **Branch Not Equal Instruction (bne)**

#### **INSTRUCTION ENCODING:**

| OPCODE     | IMM        | RT        | RS       |  |  |
|------------|------------|-----------|----------|--|--|
| Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7-0 |  |  |

OPCODE - to identify the ror instruction from other instructions

IMM - branch target offset

RT - first register where the value to be read is found

RS - second register where the value to be read is found

OPCODE of the ror instruction: 0000\_1000

#### Example:

**bne 0x02 1 2** (if values in reg 1 and reg 2 are not equal branch 2 instructions forward by manipulating the PC)

| bne      | 0x02     | 1       | 2        |  |  |
|----------|----------|---------|----------|--|--|
| 00001000 | 00000010 | 0000001 | 00000010 |  |  |

Instruction: 000010000000010000000100000010

ALUOP signal given: 100

# PROCEDURE:

Here we have assigned another 3rd mux and inputs given to that are

IN 1 -> output from 2nd mux

IN 2-> PC +4

Selection will be done according to the value given by (BRANCH & ZEROBAR)



# **Rotate Right Instruction (ror)**

## **INSTRUCTION ENCODING:**

| OPCODE     | RD         | RT        | IMM      |  |  |
|------------|------------|-----------|----------|--|--|
| Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7-0 |  |  |

OPCODE - to identify the ror instruction from other instructions

RD - destination register where the result is stored after rotating right

RT - source where the value to be rotated is found

IMM - rotated amount (Immediate value)

OPCODE of the ror instruction: 0000\_1001

#### Example:

ror 4 1 0x02 (apply rotate right 2 times on value in register 1, and place the result in register 4)

| ror      | 4        | 1       | 0x02     |
|----------|----------|---------|----------|
| 00001001 | 00000100 | 0000001 | 00000010 |

Instruction: 00001001000001000000010000010

ALUOP signal given: 101

## PROCEDURE:

Here, 8 8x1 multiplexers are used. Each multiplexer is corresponding to one bit of the output signal.

We have restricted the shifting value to 7,so there's only 8 instances where shifting can happen. When there is a shift corresponding bit is selected from the each multiplexer resulting the output.

Input -  $A_7 A_6 A_5 A_4 A_3 A_2 A_1 A_0$ 

| s1 | s2 | s3 | Shift |                |                       |                       | Out            | put                   |                       |                       |                       |
|----|----|----|-------|----------------|-----------------------|-----------------------|----------------|-----------------------|-----------------------|-----------------------|-----------------------|
|    |    |    |       | Y <sub>7</sub> | Y <sub>6</sub>        | <b>Y</b> <sub>5</sub> | Y <sub>4</sub> | <b>Y</b> <sub>3</sub> | Y <sub>2</sub>        | Y <sub>1</sub>        | Y <sub>0</sub>        |
| 0  | 0  | 0  | 0     | A <sub>7</sub> | A <sub>6</sub>        | $A_5$                 | A <sub>4</sub> | $A_3$                 | $A_2$                 | A <sub>1</sub>        | $A_0$                 |
| 0  | 0  | 1  | 1     | $A_0$          | A <sub>7</sub>        | A <sub>6</sub>        | $A_5$          | $A_4$                 | $A_3$                 | $A_2$                 | <b>A</b> <sub>1</sub> |
| 0  | 1  | 0  | 2     | $A_1$          | $A_0$                 | A <sub>7</sub>        | A <sub>6</sub> | $A_5$                 | $A_4$                 | $A_3$                 | $A_2$                 |
| 0  | 1  | 1  | 3     | $A_2$          | A <sub>1</sub>        | $A_0$                 | A <sub>7</sub> | $A_6$                 | $A_5$                 | $A_4$                 | $A_3$                 |
| 1  | 0  | 0  | 4     | $A_3$          | A <sub>2</sub>        | A <sub>1</sub>        | $A_0$          | A <sub>7</sub>        | A <sub>6</sub>        | <b>A</b> <sub>5</sub> | A <sub>4</sub>        |
| 1  | 0  | 1  | 5     | $A_4$          | $A_3$                 | A <sub>2</sub>        | A <sub>1</sub> | $A_0$                 | $A_7$                 | $A_6$                 | $A_5$                 |
| 1  | 1  | 0  | 6     | $A_5$          | $A_4$                 | $A_3$                 | $A_2$          | $A_1$                 | $A_0$                 | A <sub>7</sub>        | $A_6$                 |
| 1  | 1  | 1  | 7     | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub>        | $A_3$          | A <sub>2</sub>        | <b>A</b> <sub>1</sub> | $A_0$                 | A <sub>7</sub>        |

# Output - $Y_7 Y_6 Y_5 Y_4 Y_3 Y_2 Y_1 Y_0$





# Verilog module for mux:

```
module MUX8x1(OUT, IN0, IN1, IN2, IN3, IN4, IN5, IN6, IN7, SEL);
           input INO,IN1,IN2,IN3,IN4,IN5,IN6,IN7;
           input [2:0] SEL;
           output reg OUT;
          always@(*) begin
               case (SEL)
                  3'b000 : OUT = IN0;
                   3'b001 : OUT = IN1;
                   3'b010 : OUT = IN2;
                   3'b011 : OUT = IN3;
                   3'b100 : OUT = IN4;
13
                   3'b101 : OUT = IN5;
14
                   3'b110 : OUT = IN6;
15
                   3'b111 : OUT = IN7;
16
               endcase
17
           end
      endmodule
```

## Verilog module for ror instruction:

```
module ROR(OUTPUT,IN,SHIFT); //module to rotate right by given SHIFT value
           input[7:0] IN, SHIFT;
           output[7:0] OUTPUT;
           reg [2:0] SEL;
           wire[7:0] OUT;
          always@(SHIFT) begin
           case (SHIFT)
           //here depending on the shifting value it assigns values to select signals
10
               8'6000:
11
                   SEL = 3'b000;
12
               8'6001
13
                   SEL = 3'b001;
                   SEL = 3'b010;
16
17
                   SEL = 3'b011;
18
               в'ь100 :
                   SEL = 3'b100:
19
20
               8'b101 :
21
                   SEL = 3'b101;
22
               8'd110
23
                   SEL = 3'b110;
25
                  SEL = 3'b111;
26
           endcase
27
           end
28
29
           //here mux 8 represents least significant bit of the value after right rotated and
30
           //mux 1 represents most significant bit of the value after right rotated
31
           //bits "shifted off" one end(right) are put at the other(left) end
           MUX8x1 mux1(OUT[7],IN[7],IN[0],IN[1],IN[2],IN[3],IN[4],IN[5],IN[6],SEL);
           MUX8x1 mux2 (OUT[6], IN[6], IN[7], IN[0], IN[1], IN[2], IN[3], IN[4], IN[5], SEL);
35
           MUX8x1 mux3(OUT[5], IN[5], IN[6], IN[7], IN[0], IN[1], IN[2], IN[3], IN[4], SEL);
36
           MUX8x1 mux4(OUT[4],IN[4],IN[5],IN[6],IN[7],IN[0],IN[1],IN[2],IN[3],SEL);
37
           {\tt MUX8x1~mux5} \; ({\tt OUT[3],IN[3],IN[4],IN[5],IN[6],IN[7],IN[0],IN[1],IN[2],SEL) \; ; \\
38
           MUX8x1 mux6(OUT[2], IN[2], IN[3], IN[4], IN[5], IN[6], IN[7], IN[0], IN[1], SEL);
39
           MUX8x1 mux7 (OUT[1], IN[1], IN[2], IN[3], IN[4], IN[5], IN[6], IN[7], IN[0], SEL);
40
           MUX8x1 mux8(OUT[0],IN[0],IN[1],IN[2],IN[3],IN[4],IN[5],IN[6],IN[7],SEL);
41
           assign #2 OUTPUT = OUT;
       endmodule
```

Since we have used the same ALUOP signal for 3 instructions ( sll , slr, sra ) , in order to differentiate them we have generated a 2-bit signal (SHIFT) from the control unit and they are as follows.

| Instruction | Control signal |
|-------------|----------------|
| sll         | 01             |
| srl         | 10             |
| sra         | 11             |
| other       | 00             |

In the ALU, another input is given in addition to previous inputs which is the SHIFT signal coming from the control unit.

According to the ALUOP and the SHIFT signal, results are assigned to the output.

## **Logical Shift Left Instruction (sll)**

## **INSTRUCTION ENCODING:**

| OPCODE     | RD         | RT        | IMM      |  |  |
|------------|------------|-----------|----------|--|--|
| Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7-0 |  |  |

OPCODE - to identify the sll instruction from other instructions

RD - destination register where the result is stored after logical shifting left

RT - source where the value to be left shifted is found

IMM - shifted amount (Immediate value)

OPCODE of the sll instruction: 0000\_1010

#### Example:

**sll 4 1 0x02** (apply logical shift left 2 times on value in register 1, and place the result in register 4)

| sll      | 4        | 1       | 0x02     |  |  |
|----------|----------|---------|----------|--|--|
| 00001010 | 00000100 | 0000001 | 00000010 |  |  |

Instruction: 000010100000010000000100000010

ALUOP signal given: 110

# PROCEDURE:

Here, 8 8x1 multiplexers are used. Each multiplexer is corresponding to one bit of the output signal.

We have restricted the shifting value to 7,so there's only 8 instances where shifting can happen. When there is a shift the corresponding bit is selected from each multiplexer resulting in the output.

Input -  $A_7 A_6 A_5 A_4 A_3 A_2 A_1 A_0$ 

| s1 | s2 | s3 | Shift |                |                |                | Out            | put                   |                |                |                |
|----|----|----|-------|----------------|----------------|----------------|----------------|-----------------------|----------------|----------------|----------------|
|    |    |    |       | Y <sub>7</sub> | Y <sub>6</sub> | Y <sub>5</sub> | Y <sub>4</sub> | <b>Y</b> <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> |
| 0  | 0  | 0  | 0     | A <sub>7</sub> | A <sub>6</sub> | $A_5$          | $A_4$          | $A_3$                 | $A_2$          | A <sub>1</sub> | $A_0$          |
| 0  | 0  | 1  | 1     | A <sub>6</sub> | $A_5$          | $A_4$          | $A_3$          | $A_2$                 | A <sub>1</sub> | $A_0$          | 0              |
| 0  | 1  | 0  | 2     | $A_5$          | $A_4$          | $A_3$          | A <sub>2</sub> | $A_1$                 | $A_0$          | 0              | 0              |
| 0  | 1  | 1  | 3     | A <sub>4</sub> | $A_3$          | A <sub>2</sub> | A <sub>1</sub> | $A_0$                 | 0              | 0              | 0              |
| 1  | 0  | 0  | 4     | $A_3$          | $A_2$          | A <sub>1</sub> | $A_0$          | 0                     | 0              | 0              | 0              |
| 1  | 0  | 1  | 5     | $A_2$          | A <sub>1</sub> | $A_0$          | 0              | 0                     | 0              | 0              | 0              |
| 1  | 1  | 0  | 6     | A <sub>1</sub> | $A_0$          | 0              | 0              | 0                     | 0              | 0              | 0              |
| 1  | 1  | 1  | 7     | $A_0$          | 0              | 0              | 0              | 0                     | 0              | 0              | 0              |

# Output - Y<sub>7</sub> Y<sub>6</sub> Y<sub>5</sub> Y<sub>4</sub> Y<sub>3</sub> Y<sub>2</sub> Y<sub>1</sub> Y<sub>0</sub>





## Verilog module for sll instruction:

```
Part5.v 🗵 📙 ror.v 🗵 📙 sll.v 🗵 📙 sra.v 🗵 🛗 srl.v 🗵 🛗 alu.v 🗵 🛗 instr_mem.mem 🗵 🔛 Expected_output.txt 🗵
                       module SLL(OUTPUT, IN, SHIFT); //module to logical shift left by
                                                                                                                                                                                                       given SHIFT value
                                 input[7:0] IN,SHIFT;
output[7:0] OUTPUT;
                                                                                                  //shifting value will be maximum 7 for 8-bit value
                                 reg [2:0]SEL;
                                 wire [7:0] OUT;
                                 always@(SHIFT) begin
                                 case(SHIFT)
                                 //here depending on the shifting value it assigns values to select signals
                                                     SEL = 3'b000;
                                           в'ь001
                                                       SEL = 3'b001;
                                           8'b01
   15
                                                      SEL = 3'b010;
   16
                                                       SEL = 3'b011;
   18
                                                     SEL = 3'b100;
   19
                                            8'b101
   20
                                                      SEL = 3'b101;
   23
                                                      SEL = 3'b110;
   24
                                           8'd111
                                                     SEL = 3'b111;
                                 endcase
   27
28
                                 end
               曱
                               //here mux 8 represents least significant bit of the value after left shifted and
   29
                                 //mux l represents most significant bit of the value after left shifted
                                 //after shifting to the left it's padding out with 0's(least significant bits)
   31
32
   33
                                MUX8x1 mux1(OUT[7], IN[7], IN[6], IN[5], IN[4], IN[3], IN[2], IN[1], IN[0], SEL);
                                 MUX8x1 mux2 (OUT[6], IN[6], IN[5], IN[4], IN[3], IN[2], IN[1], IN[0], 1'b0, SEL);
   35
                                 MUX8x1 mux3(OUT[5],IN[5],IN[4],IN[3],IN[2],IN[1],IN[0],1'b0,1'b0,SEL);
                               MUX8x1 mux4(OUT[4],IN[4],IN[3],IN[2],IN[1],IN[0],1'b0,1'b0,1'b0,SEL);
MUX8x1 mux5(OUT[3],IN[3],IN[2],IN[1],IN[0],1'b0,1'b0,1'b0,1'b0,SEL);
   37
                               MUX8x1 mux6(OUT[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3],IN[3]
   39
   40
                                 assign #2 OUTPUT = OUT;
   43
```

#### Logical Shift Right Instruction (srl)

#### **INSTRUCTION ENCODING:**

| OPCODE     | RD         | RT        | IMM      |  |  |
|------------|------------|-----------|----------|--|--|
| Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7-0 |  |  |

OPCODE - to identify the srl instruction from other instructions

RD - destination register where the result is stored after logical shifting right

RT - source where the value to be right shifted is found

IMM - shifted amount (Immediate value)

OPCODE of the srl instruction: 0000\_1011

#### Example:

**srl 4 1 0x02** (apply logical shift right 2 times on value in register 1, and place the result in register 4)

| srl 4    |          | 1       | 0x02    |  |  |
|----------|----------|---------|---------|--|--|
| 00001011 | 00000100 | 0000001 | 0000010 |  |  |

Instruction: 00001011000001000000010000010

ALUOP signal given: 110

## PROCEDURE:

Here, 8 8x1 multiplexers are used. Each multiplexer is corresponding to one bit of the output signal.

We have restricted the shifting value to 7,so there's only 8 instances where shifting can happen. When there is a shift the corresponding bit is selected from each multiplexer resulting in the output.

Input -  $A_7 A_6 A_5 A_4 A_3 A_2 A_1 A_0$ 

| s1 | s2 | s3 | Shift |                |                |                       | Out                   | put                   |                |                |                       |
|----|----|----|-------|----------------|----------------|-----------------------|-----------------------|-----------------------|----------------|----------------|-----------------------|
|    |    |    |       | Y <sub>7</sub> | Y <sub>6</sub> | <b>Y</b> <sub>5</sub> | Y <sub>4</sub>        | <b>Y</b> <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub>        |
| 0  | 0  | 0  | 0     | $A_7$          | A <sub>6</sub> | $A_5$                 | A <sub>4</sub>        | $A_3$                 | $A_2$          | A <sub>1</sub> | $A_0$                 |
| 0  | 0  | 1  | 1     | 0              | A <sub>7</sub> | A <sub>6</sub>        | <b>A</b> <sub>5</sub> | A <sub>4</sub>        | $A_3$          | $A_2$          | <b>A</b> <sub>1</sub> |
| 0  | 1  | 0  | 2     | 0              | 0              | A <sub>7</sub>        | A <sub>6</sub>        | $A_5$                 | $A_4$          | $A_3$          | $A_2$                 |
| 0  | 1  | 1  | 3     | 0              | 0              | 0                     | A <sub>7</sub>        | $A_6$                 | $A_5$          | $A_4$          | $A_3$                 |
| 1  | 0  | 0  | 4     | 0              | 0              | 0                     | 0                     | A <sub>7</sub>        | $A_6$          | $A_5$          | $A_4$                 |
| 1  | 0  | 1  | 5     | 0              | 0              | 0                     | 0                     | 0                     | $A_7$          | A <sub>6</sub> | $A_5$                 |
| 1  | 1  | 0  | 6     | 0              | 0              | 0                     | 0                     | 0                     | 0              | A <sub>7</sub> | $A_6$                 |
| 1  | 1  | 1  | 7     | 0              | 0              | 0                     | 0                     | 0                     | 0              | 0              | A <sub>7</sub>        |

# Output - Y<sub>7</sub> Y<sub>6</sub> Y<sub>5</sub> Y<sub>4</sub> Y<sub>3</sub> Y<sub>2</sub> Y<sub>1</sub> Y<sub>0</sub>





#### Verilog module for srl instruction:

```
module SRL(OUTPUT, IN, SHIFT); //module to logical shift right by given SHIFT value
          input[7:0] IN,SHIFT;
 3
           output[7:0] OUTPUT;
           reg [2:0] SEL;
           wire [7:0] OUT;
5
6
           always@(SHIFT) begin
8
           case (SHIFT)
9
           //here depending on the shifting value it assigns values to select signals
10
               8'b000:
11
                  SEL = 3'b000;
               8'b001 :
12
13
                  SEL = 3'b001;
14
               8'b010 :
15
                  SEL = 3'b010;
16
               8'b011 :
17
                  SEL = 3'b011;
18
               8'b100 :
19
                  SEL = 3'b100;
20
21
                   SEL = 3'b101;
22
               8'd110 :
23
                  SEL = 3'b110;
24
               8'd111 :
25
                  SEL = 3'b111:
26
           endcase
     Ė
27
           end
28
     巨
29
           //here mux 8 represents least significant bit of the value after right shifted and
30
           //mux l represents most significant bit of the value after right shifted
31
           //after shifting to the right it's padding out with 0's (most significant bits)
32
33
           MUX8x1 mux1(OUT[7],IN[7],1'b0,1'b0,1'b0,1'b0,1'b0,1'b0,1'b0,5EL);
           MUX8x1 mux2 (OUT[6], IN[6], IN[7], 1'b0, 1'b0, 1'b0, 1'b0, 1'b0, 1'b0, SEL);
34
           MUX8x1 mux3(OUT[5], IN[5], IN[6], IN[7], 1'b0, 1'b0, 1'b0, 1'b0, 1'b0, SEL);
35
36
           MUX8x1 mux4(OUT[4],IN[4],IN[5],IN[6],IN[7],1'b0,1'b0,1'b0,1'b0,SEL);
37
           MUX8x1 mux5 (OUT[3], IN[3], IN[4], IN[5], IN[6], IN[7], 1'b0, 1'b0, 1'b0, SEL);
38
           MUX8x1 mux6(OUT[2],IN[2],IN[3],IN[4],IN[5],IN[6],IN[7],1'b0,1'b0,SEL);
39
           MUX8x1 mux7 (OUT[1], IN[1], IN[2], IN[3], IN[4], IN[5], IN[6], IN[7], 1'b0, SEL);
40
           MUX8x1 mux8(OUT[0], IN[0], IN[1], IN[2], IN[3], IN[4], IN[5], IN[6], IN[7], SEL);
41
           assign #2 OUTPUT = OUT;
42
43
       endmodule
```

Verilog file length: 1,407 li

# **Arithmetical Shift right Instruction (sra)**

## **INSTRUCTION ENCODING:**

| OPCODE     | RD         | RT        | IMM      |
|------------|------------|-----------|----------|
| Bits 31-24 | Bits 23-16 | Bits 15-8 | Bits 7-0 |

OPCODE - to identify the sra instruction from other instructions

RD - destination register where the result is stored after arithmetical shifting right

RT - source where the value to be right shifted is found

IMM - shifted amount (Immediate value)

OPCODE of the srl instruction: 0000\_1100

#### Example:

**sra 4 1 0x02** (apply logical shift right 2 times on value in register 1, and place the result in register 4)

| sra      | 4        | 1       | 0x02     |
|----------|----------|---------|----------|
| 00001100 | 00000100 | 0000001 | 00000010 |

Instruction: 0000110000001000000010000010

ALUOP signal given: 110

## PROCEDURE:

Here, 8 8x1 multiplexers are used. Each multiplexer is corresponding to one bit of the output signal.

We have restricted the shifting value to 7,so there's only 8 instances where shifting can happen. When there is a shift the corresponding bit is selected from each multiplexer resulting in the output.

Input -  $A_7 A_6 A_5 A_4 A_3 A_2 A_1 A_0$ 

| s1 | s2 | s3 | Shift |                | Output         |                       |                |                       |                |                       |                |
|----|----|----|-------|----------------|----------------|-----------------------|----------------|-----------------------|----------------|-----------------------|----------------|
|    |    |    |       | Y <sub>7</sub> | Y <sub>6</sub> | <b>Y</b> <sub>5</sub> | Y <sub>4</sub> | <b>Y</b> <sub>3</sub> | Y <sub>2</sub> | <b>Y</b> <sub>1</sub> | Y <sub>0</sub> |
| 0  | 0  | 0  | 0     | $A_7$          | A <sub>6</sub> | $A_5$                 | $A_4$          | $A_3$                 | $A_2$          | $A_1$                 | $A_0$          |
| 0  | 0  | 1  | 1     | $A_7$          | A <sub>7</sub> | A <sub>6</sub>        | $A_5$          | A <sub>4</sub>        | $A_3$          | $A_2$                 | A <sub>1</sub> |
| 0  | 1  | 0  | 2     | $A_7$          | A <sub>7</sub> | A <sub>7</sub>        | A <sub>6</sub> | $A_5$                 | $A_4$          | $A_3$                 | $A_2$          |
| 0  | 1  | 1  | 3     | $A_7$          | A <sub>7</sub> | A <sub>7</sub>        | A <sub>7</sub> | A <sub>6</sub>        | $A_5$          | $A_4$                 | $A_3$          |
| 1  | 0  | 0  | 4     | $A_7$          | A <sub>7</sub> | A <sub>7</sub>        | A <sub>7</sub> | A <sub>7</sub>        | $A_6$          | $A_5$                 | $A_4$          |
| 1  | 0  | 1  | 5     | $A_7$          | A <sub>7</sub> | A <sub>7</sub>        | A <sub>7</sub> | A <sub>7</sub>        | $A_7$          | $A_6$                 | $A_5$          |
| 1  | 1  | 0  | 6     | $A_7$          | A <sub>7</sub> | A <sub>7</sub>        | A <sub>7</sub> | A <sub>7</sub>        | $A_7$          | $A_7$                 | $A_6$          |
| 1  | 1  | 1  | 7     | $A_7$          | A <sub>7</sub> | A <sub>7</sub>        | A <sub>7</sub> | A <sub>7</sub>        | $A_7$          | $A_7$                 | A <sub>7</sub> |

# Output - Y<sub>7</sub> Y<sub>6</sub> Y<sub>5</sub> Y<sub>4</sub> Y<sub>3</sub> Y<sub>2</sub> Y<sub>1</sub> Y<sub>0</sub>





## Verilog module for sra instruction:

```
E TOTA E STATE OF STA
               module SRA(OUTPUT,IN,SHIFT); //module to arithmatical shift right by given SHIFT value
 2
                        input[7:0] IN, SHIFT;
 3
                         output[7:0] OUTPUT;
 4
                        reg [2:0] SEL;
 5
                        wire [7:0] OUT;
 6
 7
           always@(SHIFT) begin
            白
 8
                         case (SHIFT)
 9
                         //here depending on the shifting value it assigns values to select signals
10
                                  8'ь000:
11
                                           SEL = 3'b0000;
12
                                  8'b001 :
13
                                           SEL = 3'b001;
14
                                  8'b010 :
15
                                           SEL = 3'b010;
16
                                  8'b011 :
17
                                           SEL = 3'b011;
18
                                  8'b100 :
19
                                           SEL = 3'b100:
20
                                  8'b101 :
21
                                           SEL = 3'b101;
22
                                  8'd110 :
23
                                           SEL = 3'b110;
                                  8'd111 :
24
25
                                           SEL = 3'b111;
26
                         endcase
27
                        end
28
29
           //here mux 8 represents least significant bit of the value after right shifted and
30
                        //mux l represents most significant bit of the value after right shifted
31
                        //after shifting to the right it's padding out with the value of its most significant bit
32
33
                        MUX8x1 mux1(OUT[7],IN[7],IN[7],IN[7],IN[7],IN[7],IN[7],IN[7],IN[7],IN[7],IN[7],IN[7],
34
                        MUX8x1 mux2(OUT[6],IN[6],IN[7],IN[7],IN[7],IN[7],IN[7],IN[7],IN[7],IN[7],SEL);
35
                        MUX8x1 mux3 (OUT [5], IN [5], IN [6], IN [7], SEL);
36
                        MUX8x1 mux4(OUT[4], IN[4], IN[5], IN[6], IN[7], IN[7], IN[7], IN[7], IN[7], SEL);
37
                        MUX8x1 mux5 (OUT[3], IN[3], IN[4], IN[5], IN[6], IN[7], IN[7], IN[7], IN[7], SEL);
38
                        MUX8x1 mux6(OUT[2], IN[2], IN[3], IN[4], IN[5], IN[6], IN[7], IN[7], IN[7], SEL);
39
                        MUX8x1 mux7(OUT[1], IN[1], IN[2], IN[3], IN[4], IN[5], IN[6], IN[7], IN[7], SEL);
40
                        MUX8x1 mux8(OUT[0],IN[0],IN[1],IN[2],IN[3],IN[4],IN[5],IN[6],IN[7],SEL);
41
42
                        assign #2 OUTPUT = OUT;
43
               endmodule
```

The data paths for sll,slr,ror and sra instructions are same as of the add instruction

# Timing details for the datapath:

## bne:

| DC Undata | Instruction 1 | famous Bood | Dogista     | Dood         | a's Comm | ATTT |
|-----------|---------------|-------------|-------------|--------------|----------|------|
| PC Update | Instruction I | Memory Read | Registe     | г кеаа       | 2's Comp | ALU  |
| #1        | #             | #2          |             | #2           |          | #2   |
|           | PC+4 Adder    |             | Branch/Jump | Target Adder |          |      |
|           | #1            |             | #:          | 2            |          |      |
|           |               |             | Decode      |              |          |      |
|           |               |             | #1          |              |          |      |

# sll,slr,ror,sra:

| PC Update | Instruction N | Memory Read | Registe | r Read | ALU |   |
|-----------|---------------|-------------|---------|--------|-----|---|
| #1        | #             | 2           | #:      | 2      | #2  |   |
|           | PC+4 Adder    |             | Decode  |        |     | · |
|           | #1            |             | #1      |        |     |   |
| Register  |               |             |         |        |     |   |
| Write     |               |             |         |        |     |   |
| #1        |               |             |         |        |     |   |

# The set of instructions:

| L   |    |     |               | Regist | er | Value |
|-----|----|-----|---------------|--------|----|-------|
| loa | di | 1   | 0x02          | 1      | >  | 2     |
| loa | di | 3   | 0x05          | 3      | >  | 5     |
| loa | di | 2   | 0x02          | 2      | >  | 2     |
| bne | 0: | x0: | 113           |        |    |       |
| add | 4  | 1   | 2             |        |    |       |
| add | 4  | 3   | 2             | 4      | >  | 7     |
| sll | 4  | 2   | 0x01          | 4      | >  | 4     |
| srl | 6  | 1   | 0x01          | 6      | >  | 1     |
| ror | 7  | 3   | 0x01          | 7      | >  | 130   |
| sra | 5  | 4   | $0 \times 02$ | 5      | >  | 1     |
| 2   |    |     |               |        |    |       |
|     |    |     |               |        |    |       |

# Output of the register file:



# **Timing diagram**



# Timing details for each instruction

## bne:



sll:



srr:



Here the delays for decoding, register read cannot be seen as the signals are same as the previous. Also as the data1, data2 are the same as the previous the delay of 2 time units in the ALU cannot be seen.

## Ror:



# Sra:



data1,data2 are the same as the previous the delay of 2 time units in the ALU cannot be seen